完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLEE, CYen_US
dc.contributor.authorTSAI, JMen_US
dc.contributor.authorHSU, SCen_US
dc.date.accessioned2014-12-08T15:04:18Z-
dc.date.available2014-12-08T15:04:18Z-
dc.date.issued1993-11-01en_US
dc.identifier.issn0167-9260en_US
dc.identifier.urihttp://hdl.handle.net/11536/2807-
dc.description.abstractThis paper presents a novel VLSI solution for sorting input samples in the transform domain to achieve real-time performance for image/video applications. The sorting is based on a dedicated memory containing so-called bar-chart information. The required value, such as median, can be generated from MSB to LSB sequentially by successively evaluating each bit of the memory content. In the architecture design, the dedicated memory is realized by (1) level control unit and (2) shift register arrays. To speed up the formation of bar-charts, the level control unit provides parallel control signals to the shift register arrays. Moreover, such an architecture can easily be updated when running any order operations are concerned. Our current design can handle at most 25 input samples with word-length of 8 bits, and the resultant IC shows that a 25-MHz clock rate can be achieved and the chip area is 0.69 x 0.56 cm2.en_US
dc.language.isoen_USen_US
dc.subjectMEDIAN FILTERINGen_US
dc.subjectM-ARRAYen_US
dc.subjectSHIFT REGISTER ARRAYen_US
dc.subjectLEVEL CONTROLen_US
dc.titleVLSI IMPLEMENTATION OF AN M-ARRAY IMAGE FILTER BASED ON SHIFT REGISTER ARRAYen_US
dc.typeArticleen_US
dc.identifier.journalINTEGRATION-THE VLSI JOURNALen_US
dc.citation.volume16en_US
dc.citation.issue1en_US
dc.citation.spage91en_US
dc.citation.epage103en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1993MM22600005-
dc.citation.woscount1-
顯示於類別:期刊論文