標題: | A WIP estimation model for wafer fabrication |
作者: | Lin, YH Lee, CE 工業工程與管理學系 Department of Industrial Engineering and Management |
關鍵字: | standard WIP level;reorder point;wafer release;dispatching |
公開日期: | 1-九月-2002 |
摘要: | The standard WIP (work-in-process) level in wafer fabrication is an important parameter which can be used to diminish system disturbances. This parameter can also be used to trigger the decisions of when to release particular wafer lots and how to dispatch them. This paper not only explores the significance of standard WIP in wafer fabrication, but also presents a method, based on the reorder point (ROP) model, to estimate the standard WIP level in front of each workstation. A numerical example illustrates the method's effectiveness. Also, a simulation model of a real-world wafer fabrication factory in Taiwan is constructed and the wafer input control rule, Fixed-WIP, is applied. Results of a single factor experimental design indicate that the standard WIP level estimated in this study achieves a short mean cycle time and an acceptably high mean throughput rate. The phenomenon, occurring throughout this study, in which a lower WIP level does not guarantee a shorter average cycle time in wafer fabrication, is also explored. Results presented herein demonstrate that the ROP-based WIP estimation method is a highly efficient method in deter-mining a safe and reliable standard WIP level during wafer fabrication. |
URI: | http://hdl.handle.net/11536/28564 |
ISSN: | 1072-4761 |
期刊: | INTERNATIONAL JOURNAL OF INDUSTRIAL ENGINEERING-THEORY APPLICATIONS AND PRACTICE |
Volume: | 9 |
Issue: | 3 |
起始頁: | 222 |
結束頁: | 237 |
顯示於類別: | 期刊論文 |