標題: | Module placement with boundary constraints using B*-trees |
作者: | Lin, JM Yi, KE Chang, YW 資訊工程學系 Department of Computer Science |
公開日期: | 1-八月-2002 |
摘要: | The module placement problem is to determine the co-ordinates of logic modules in a chip such that no two modules overlap and some cost (e.g. silicon area, interconnection length, etc.) is optimised. To shorten connections between inputs and outputs and/or make related modules adjacent, it is desired to place some modules along the specific boundaries of a chip. To deal with such boundary constraints, we explore the feasibility conditions of a B*-tree with boundary constraints and develop a simulated annealing-based algorithm using B*-trees. Unlike most previous work, the proposed algorithm guarantees a feasible B*-tree with boundary constraints for each perturbation. Experimental results show that the algorithm can obtain a smaller silicon area than the most recent work based on sequence pairs. |
URI: | http://dx.doi.org/10.1049/ip-cds:20020433 http://hdl.handle.net/11536/28619 |
ISSN: | 1350-2409 |
DOI: | 10.1049/ip-cds:20020433 |
期刊: | IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS |
Volume: | 149 |
Issue: | 4 |
起始頁: | 251 |
結束頁: | 256 |
顯示於類別: | 期刊論文 |