標題: Integrated tungsten chemical mechanical polishing process characterization for via plug interconnection in ultralarge scale integrated circuits
作者: Wang, CK
Wu, HS
Ou, NT
Cheng, HC
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: WCMP;ASIC;layout dependence;W plug;W extrusion
公開日期: 1-八月-2002
摘要: One integrated tungsten (W) chemical mechanical polishing (CMP) process characterization with wide production margin is developed for W plug application in sub-quarter micron technology. In this study, it is identified that donut-type function failure and reliability degradation on a designed application specific integrated circuit (ASIC) product vehicle result from an extra oxide layer atop the W plugs. W recess in via holes makes the plugs more vulnerable to oxide layer formation. CMP polish rate uniformity, layout dependence of via holes and queue-time (Q-time) control between WCMP and post-cleaning treatment are key parameters for preventing failure from interfacial oxide layer. Integrated optimization of WCMP process combined with W extrusion by a slight oxide polish immediately after WCMP is proposed to achieve a robust W plug process. Significant yield improvement from 45% to 82% in wafer edge region and 0% failure in three qualification lots in a product reliability test are demonstrated.
URI: http://hdl.handle.net/11536/28647
ISSN: 0021-4922
期刊: JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS
Volume: 41
Issue: 8
起始頁: 5120
結束頁: 5124
顯示於類別:期刊論文


文件中的檔案:

  1. 000180071800021.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。