完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.contributor.author | Yen, Cheng-Cheng | en_US |
dc.date.accessioned | 2014-12-08T15:42:19Z | - |
dc.date.available | 2014-12-08T15:42:19Z | - |
dc.date.issued | 2008-11-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2008.2005451 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/28743 | - |
dc.description.abstract | On-chip power-rail electrostatic discharge (ESD) protection circuit designed with active ESD detection function is the key role to significantly improve ESD robustness of CMOS integrated circuits (ICs). Four power-rail ESD clamp circuits with different ESD-transient detection circuits were fabricated in a 0.18-mu m CMOS process and tested to compare their system-level ESD susceptibility, which are named as power-rail ESD clamp circuits with typical RC-based detection, PMOS feedback, NMOS+PMOS feedback, and cascaded PMOS feedback in this work. During the system-level ESD test, where the ICs in a system have been powered up, the feedback loop used in the power-rail ESD clamp circuits provides the lock function to keep the ESD-clamping NMOS in a "latch-on" state. The latch-on ESD-clamping NMOS, which is often drawn with a larger device dimension to sustain high ESD level, conducts a huge current between the power lines to perform a latchup-like failure after the system-level ESD test. A modified power-rail ESD clamp circuit is proposed to solve this problem. The proposed power-rail ESD clamp circuit can provide high enough chip-level ESD robustness, and without suffering the latchup-like failure during the system-level ESD test. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Electromagnetic compatibility (EMC) | en_US |
dc.subject | electrostatic discharge (ESD) | en_US |
dc.subject | ESD protection circuit | en_US |
dc.subject | latchup | en_US |
dc.subject | system-level ESD test | en_US |
dc.title | Investigation and Design of On-Chip Power-Rail ESD Clamp Circuits Without Suffering Latchup-Like Failure During System-Level ESD Test | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/JSSC.2008.2005451 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 43 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 2533 | en_US |
dc.citation.epage | 2545 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000261311000020 | - |
顯示於類別: | 會議論文 |