Title: An on-chip test structure and digital measurement method for statistical characterization of local random variability in a process
Authors: Mukhopadhyay, Saibal
Kim, Keunwoo
Jenkins, Keith A.
Chuang, Ching-Te
Roy, Kaushik
交大名義發表
National Chiao Tung University
Keywords: characterization;digital measurement;on-chip test structure;random variation;sense amplifier
Issue Date: 1-Sep-2008
Abstract: This paper presents an on-chip characterization method for random variation in minimum sized devices in nanometer technologies, using a sense amplifier-based test circuit. Instead of analog current measurements required in conventional techniques, the presented circuit operates using digital voltage measurements. Simulations of the test structure using predictive 70 nm and hardware based 0.13 mu m CMOS technologies show good accuracy (error similar to 5%-10%) in the prediction of random variation even in the presence of systematic variations. A test chip is fabricated in 0.13 mu m bulk CMOS technology and measured to demonstrate the operation of the test structure.
URI: http://dx.doi.org/10.1109/JSSC.2008.2001896
http://hdl.handle.net/11536/28920
ISSN: 0018-9200
DOI: 10.1109/JSSC.2008.2001896
Journal: IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume: 43
Issue: 9
Begin Page: 1951
End Page: 1963
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000259371100009.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.