Full metadata record
DC FieldValueLanguage
dc.contributor.authorChang, TSen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:43:18Z-
dc.date.available2014-12-08T15:43:18Z-
dc.date.issued2001-11-01en_US
dc.identifier.issn1350-2387en_US
dc.identifier.urihttp://dx.doi.org/10.1049/ip-cdt:20010726en_US
dc.identifier.urihttp://hdl.handle.net/11536/29305-
dc.description.abstractWith the increasing demand for video-signal processing and transmission. high-speed programmable FIR filters are required for real-time processing. This paper presents a hardware-efficient pipelined FIR architecture with programmable coefficients. FIR operations are first reformulated into multi-bit DA form at an algorithm level. Then, at the architecture level, the (p, q) compressor, instead of Booth encoding or RAM implementation, is used for high-speed operation. Due to the simple architecture, we can easily pipeline the proposed FIR filter to the adder level and save up to half of the cost of previous designs without sacrificing performance. The presented design is useful for bit-parallel input design, which can save 36.7% of the area cost compared with previous approaches.en_US
dc.language.isoen_USen_US
dc.titleHardware-efficient pipelined programmable FIR filter designen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/ip-cdt:20010726en_US
dc.identifier.journalIEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUESen_US
dc.citation.volume148en_US
dc.citation.issue6en_US
dc.citation.spage227en_US
dc.citation.epage232en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000174051200006-
dc.citation.woscount0-
Appears in Collections:Articles


Files in This Item:

  1. 000174051200006.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.