完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Dung, LR | en_US |
dc.contributor.author | Lee, YL | en_US |
dc.contributor.author | Wu, CM | en_US |
dc.date.accessioned | 2014-12-08T15:43:41Z | - |
dc.date.available | 2014-12-08T15:43:41Z | - |
dc.date.issued | 2001-07-01 | en_US |
dc.identifier.issn | 0840-8688 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/29551 | - |
dc.description.abstract | Digital signal processing (DSP) has been moving into the era of system-on-chip (SoC) design. Yet, the development of SoC architectures is rather intellectual-property (IP)-based and presents several challenges to designers, notably in the transformation of algorithms and the integration of IP cores. Tams, this paper employs Petri nets to model the DSP algorithms and presents a novel architecture for rapid design of digital signal processing. The architecture features a reconfigurable scheduler to dynamically schedule DSP operations onto processing elements and, thus, tolerates nondeterministic latencies of operations due to communication overhead and memory caching. Using the architecture, the designer can seamlessly plug in different IP cores to explore the alternative solutions and upgrade the architecture by reconfiguring the scheduler. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A reconfigurable architecture for DSP system-on-chip | en_US |
dc.type | Article | en_US |
dc.identifier.journal | CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE | en_US |
dc.citation.volume | 26 | en_US |
dc.citation.issue | 3-4 | en_US |
dc.citation.spage | 109 | en_US |
dc.citation.epage | 113 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000174357300006 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |