標題: FAULT ANALYSIS ON (K+1)-VALUED PLA STRUCTURE LOGIC-CIRCUITS
作者: WANG, HM
LEE, CL
CHEN, JE
交大名義發表
電子物理學系
National Chiao Tung University
Department of Electrophysics
關鍵字: FAULT ANALYSIS, (K+1)-VALUED LOGIC CIRCUITS;PLA;2-LEVEL;CIRCUIT
公開日期: 1-六月-1993
摘要: This paper presents a general form and a set of basic gates to implement (K+1)-valued PLA structure logic circuits. A complete fault analysis on the proposed circuit has been done and it is shown that all fanout stem faults can be collapsed to branch faults. A procedure for fault collapsing is derived. For any function implemented in the (K+1)-valued circuit, the number of remaining faults is smaller than that of the 2-valued circuit after the collapsing, where the value of K is dependent on the number of outputs and the assignment of the OR plane of the 2-valued logic circuit.
URI: http://hdl.handle.net/11536/2984
ISSN: 0916-8508
期刊: IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES
Volume: E76A
Issue: 6
起始頁: 1001
結束頁: 1010
顯示於類別:期刊論文