標題: Converter-free multiple-voltage scaling techniques for low-power CMOS digital design
作者: Yeh, YJ
Kuo, SY
Jou, JY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: CFMV;clustered voltage scaling;converter-free;CVS low-power;multiple-voltage;voltage scaling
公開日期: 1-Jan-2001
摘要: Recent research has shown that voltage scaling is a very effective technique for low-power design. This paper describes a voltage scaling technique to minimize the power consumption of a combinational circuit. First, the converter-free multiple-voltage (CFMV) structures are proposed, including the p-type, the n-type, and the two-way CFMV structures. The CFMV structures make use of multiple supply voltages and do not require level converters. In contrast, previous works employing multiple supply voltages need level converters to prevent static currents, which may result in large power consumption. In addition, the CFMV structures group the gates with the same supply voltage in a cluster to reduce the complexity of placement and routing for the subsequent physical layout stage. Next, we formulated the problem and proposed an efficient heuristic algorithm to solve it. The heuristic algorithm has been implemented in C and experiments were performed on the ISCAS85 circuits to demonstrate the effectiveness of our approach.
URI: http://dx.doi.org/10.1109/43.905685
http://hdl.handle.net/11536/29958
ISSN: 0278-0070
DOI: 10.1109/43.905685
期刊: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Volume: 20
Issue: 1
起始頁: 172
結束頁: 176
Appears in Collections:Articles


Files in This Item:

  1. 000167206200015.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.