完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSheen, CSen_US
dc.contributor.authorChi, Sen_US
dc.date.accessioned2014-12-08T15:44:30Z-
dc.date.available2014-12-08T15:44:30Z-
dc.date.issued2001en_US
dc.identifier.issn0914-4935en_US
dc.identifier.urihttp://hdl.handle.net/11536/30043-
dc.description.abstractA new sacrificial-etching-window (SEW) structure is reported for the first time, which can be used for most complementary metal-oxide-semiconductor (CMOS) compatible sensor structures. Using a buried sacrificial layer, the etching windows of the substrate can be extended beneath the membrane. The SEW technique combines the advantages of both surface micromachining by using a sacrificial layer structure and bulk micromachining by anisotropic etching of a silicon substrate. Using the SEW structure, one can speed up the etching rate and design a larger membrane with a larger active area. Several sensors are fabricated by 1.2 mum industrial CMOS IC technologies combined with subsequent anisotropic front-side etching stops. Three kinds of SEW thermoelectric sensors are reported in this paper, and the characteristics of the sensors are analyzed and measured.en_US
dc.language.isoen_USen_US
dc.subjectsacrificialen_US
dc.subjectCMOSen_US
dc.subjectthermoelectricen_US
dc.subjectsensoren_US
dc.titleA new process technique for complementary metal-oxide-semiconductor [CMOS] compatible sensorsen_US
dc.typeArticleen_US
dc.identifier.journalSENSORS AND MATERIALSen_US
dc.citation.volume13en_US
dc.citation.issue1en_US
dc.citation.spage57en_US
dc.citation.epage66en_US
dc.contributor.department光電工程學系zh_TW
dc.contributor.departmentDepartment of Photonicsen_US
dc.identifier.wosnumberWOS:000169956200005-
dc.citation.woscount0-
顯示於類別:期刊論文