完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lan, JK | en_US |
dc.contributor.author | Wang, YL | en_US |
dc.contributor.author | Wu, YL | en_US |
dc.contributor.author | Liou, HC | en_US |
dc.contributor.author | Wang, JK | en_US |
dc.contributor.author | Chiu, SY | en_US |
dc.contributor.author | Cheng, YL | en_US |
dc.contributor.author | Feng, MS | en_US |
dc.date.accessioned | 2014-12-08T15:44:34Z | - |
dc.date.available | 2014-12-08T15:44:34Z | - |
dc.date.issued | 2000-12-01 | en_US |
dc.identifier.issn | 0040-6090 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/S0040-6090(00)01289-X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/30081 | - |
dc.description.abstract | The electrical performance of hydrogen silsesquioxane (HSQ) as the interlayer level dielectric (ILD) has been determined by using two-metal-layered test structures to study the impact of oxide liner thickness on the capacitance reduction. In comparison with SiO2, HSQ test structures formed with SiO2 cap and liner or with SiO2 cap only, have 20-27% lower intraline capacitance while 6-16% reduction was observed for fluorosilicate glass (FSG) relative to SiO2. It was found that the capacitance of SiO2/HSQ ILDs did not vary with oxide liner thickness as expected. Similar effects were observed with via resistance measurement. Analysis of the structure shows that wide variation of SiO2/HSQ/SiO2 stack thickness after oxide Chemical Mechanical Polishing (CMP) step changed the expected contribution of liner thickness on the intraline and interlayer capacitance. This thickness variation also has a strong impact on landed/unlanded via resistance. Therefore, a good control of oxide CMP on the ILD stack is needed to reduce the thickness variation of the liner/HSQ/cap ILD stack which in turn will enhance process yields in the 0.18 mum devices. (C) 2000 Elsevier Science B.V. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | hydrogen silsesquioxane | en_US |
dc.subject | HSQ | en_US |
dc.subject | low k | en_US |
dc.subject | liner thickness | en_US |
dc.subject | capacitance | en_US |
dc.subject | via resistance | en_US |
dc.title | Study the impact of liner thickness on the 0.18 mu m devices using low dielectric constant hydrogen silsesquioxane as the interlayer dielectric | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1016/S0040-6090(00)01289-X | en_US |
dc.identifier.journal | THIN SOLID FILMS | en_US |
dc.citation.volume | 377 | en_US |
dc.citation.issue | en_US | |
dc.citation.spage | 776 | en_US |
dc.citation.epage | 780 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000166024600132 | - |
顯示於類別: | 會議論文 |