Full metadata record
DC FieldValueLanguage
dc.contributor.authorPean, DLen_US
dc.contributor.authorChen, Cen_US
dc.date.accessioned2014-12-08T15:44:35Z-
dc.date.available2014-12-08T15:44:35Z-
dc.date.issued2000-12-01en_US
dc.identifier.issn0129-0533en_US
dc.identifier.urihttp://hdl.handle.net/11536/30097-
dc.description.abstractThe linked-based cache coherence protocols, such as the IEEE Scalable Coherence Interface (SCI), have been widely implemented in current highly Scalable multiprocessor systems. Thus, we propose several enhanced linked-based cache coherence protocols in multiprocessor systems to evaluate their performance. However, migratory sharing data references in the linked-based systems still incur many cache misses that can be reduced by merging the invalidation/update requests and the cache misses. Research has been devoted to optimizing the migratory sharing references for the centralized directory coherence protocols, but their mechanisms cannot support the linked-based cache coherence protocols. This paper presents enhanced SCI protocols with an effective hardware technique to reduce the overhead of migratory sharing references for the linked-based cache coherence protocols. It reduces cost by eliminating some of the unnecessary supporting mechanisms in centralized directory protocols. The simulation results in SPLASH benchmarks show that our hardware methods enhanced the system performance by up to an average of 10%, by reducing the overhead of the migratory sharing references. The extra benefit of our mechanism is the elimination of the false sharing overhead by degrading a block to shared mode again.en_US
dc.language.isoen_USen_US
dc.subjectCache coherence protocolsen_US
dc.subjectmigratory data objectsen_US
dc.subjectwrite invalidateen_US
dc.subjectwrite updateen_US
dc.subjectread-exclusiveen_US
dc.subjectshared memory multiprocessorsen_US
dc.titleEnchanced linked-based cache coherence protocols with a hardware mechanism to reduce the migratory sharing overheaden_US
dc.typeArticleen_US
dc.identifier.journalINTERNATIONAL JOURNAL OF HIGH SPEED COMPUTINGen_US
dc.citation.volume11en_US
dc.citation.issue4en_US
dc.citation.spage223en_US
dc.citation.epage252en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000180423500003-
dc.citation.woscount0-
Appears in Collections:Articles