完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Pean, DL | en_US |
dc.contributor.author | Chen, C | en_US |
dc.date.accessioned | 2014-12-08T15:44:35Z | - |
dc.date.available | 2014-12-08T15:44:35Z | - |
dc.date.issued | 2000-12-01 | en_US |
dc.identifier.issn | 0129-0533 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/30097 | - |
dc.description.abstract | The linked-based cache coherence protocols, such as the IEEE Scalable Coherence Interface (SCI), have been widely implemented in current highly Scalable multiprocessor systems. Thus, we propose several enhanced linked-based cache coherence protocols in multiprocessor systems to evaluate their performance. However, migratory sharing data references in the linked-based systems still incur many cache misses that can be reduced by merging the invalidation/update requests and the cache misses. Research has been devoted to optimizing the migratory sharing references for the centralized directory coherence protocols, but their mechanisms cannot support the linked-based cache coherence protocols. This paper presents enhanced SCI protocols with an effective hardware technique to reduce the overhead of migratory sharing references for the linked-based cache coherence protocols. It reduces cost by eliminating some of the unnecessary supporting mechanisms in centralized directory protocols. The simulation results in SPLASH benchmarks show that our hardware methods enhanced the system performance by up to an average of 10%, by reducing the overhead of the migratory sharing references. The extra benefit of our mechanism is the elimination of the false sharing overhead by degrading a block to shared mode again. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Cache coherence protocols | en_US |
dc.subject | migratory data objects | en_US |
dc.subject | write invalidate | en_US |
dc.subject | write update | en_US |
dc.subject | read-exclusive | en_US |
dc.subject | shared memory multiprocessors | en_US |
dc.title | Enchanced linked-based cache coherence protocols with a hardware mechanism to reduce the migratory sharing overhead | en_US |
dc.type | Article | en_US |
dc.identifier.journal | INTERNATIONAL JOURNAL OF HIGH SPEED COMPUTING | en_US |
dc.citation.volume | 11 | en_US |
dc.citation.issue | 4 | en_US |
dc.citation.spage | 223 | en_US |
dc.citation.epage | 252 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000180423500003 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |