完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chuang, HH | en_US |
dc.contributor.author | Jou, JY | en_US |
dc.contributor.author | Shung, CB | en_US |
dc.date.accessioned | 2014-12-08T15:44:35Z | - |
dc.date.available | 2014-12-08T15:44:35Z | - |
dc.date.issued | 2000-12-01 | en_US |
dc.identifier.issn | 0916-8508 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/30104 | - |
dc.description.abstract | A delay-optimal technology mapping algorithm is developed on a general model of FPGA with hard-wired nonhomogeneous logic block architectures which is composed of different sizes of look-up tables (LUTs) hard-wired together. This architecture has the advantages of short delay of hard-wired connections and area-efficiency of nun-homogeneous structure. The Xilinx XC4000 is one commercial example, where two 4-LUTs are hard-wired to one 3-LUT. In this paper, we present a two-dimensional labeling approach and a level-2 node cut algorithm to handle the hard-wired feature. The experimental results show that our algorithm generates Favorable results for Xilinx XC4000 CLBs, Over a set of MCNC benchmarks. our algorithm produces results with 17% fewer CLB depth than that of FlowMap in similar CPU time on average, and with 4% fewer CLB depth than that of PDDMAP on average while PDDMAP needs 15 times more CPU time. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | technology mapping | en_US |
dc.subject | FPGA | en_US |
dc.subject | hard-wired | en_US |
dc.subject | non-homogeneous | en_US |
dc.subject | XC4000 | en_US |
dc.title | Delay-optimal technology mapping for hard-wired non-homogeneous FPGAs | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | en_US |
dc.citation.volume | E83A | en_US |
dc.citation.issue | 12 | en_US |
dc.citation.spage | 2545 | en_US |
dc.citation.epage | 2551 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000166143800019 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |