完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChuang, HHen_US
dc.contributor.authorJou, JYen_US
dc.contributor.authorShung, CBen_US
dc.date.accessioned2014-12-08T15:44:35Z-
dc.date.available2014-12-08T15:44:35Z-
dc.date.issued2000-12-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://hdl.handle.net/11536/30104-
dc.description.abstractA delay-optimal technology mapping algorithm is developed on a general model of FPGA with hard-wired nonhomogeneous logic block architectures which is composed of different sizes of look-up tables (LUTs) hard-wired together. This architecture has the advantages of short delay of hard-wired connections and area-efficiency of nun-homogeneous structure. The Xilinx XC4000 is one commercial example, where two 4-LUTs are hard-wired to one 3-LUT. In this paper, we present a two-dimensional labeling approach and a level-2 node cut algorithm to handle the hard-wired feature. The experimental results show that our algorithm generates Favorable results for Xilinx XC4000 CLBs, Over a set of MCNC benchmarks. our algorithm produces results with 17% fewer CLB depth than that of FlowMap in similar CPU time on average, and with 4% fewer CLB depth than that of PDDMAP on average while PDDMAP needs 15 times more CPU time.en_US
dc.language.isoen_USen_US
dc.subjecttechnology mappingen_US
dc.subjectFPGAen_US
dc.subjecthard-wireden_US
dc.subjectnon-homogeneousen_US
dc.subjectXC4000en_US
dc.titleDelay-optimal technology mapping for hard-wired non-homogeneous FPGAsen_US
dc.typeArticleen_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE83Aen_US
dc.citation.issue12en_US
dc.citation.spage2545en_US
dc.citation.epage2551en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000166143800019-
dc.citation.woscount0-
顯示於類別:期刊論文