Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Peng, DZ | en_US |
dc.contributor.author | Shin, PS | en_US |
dc.contributor.author | Chang, TC | en_US |
dc.contributor.author | Chang, CY | en_US |
dc.date.accessioned | 2014-12-08T15:44:57Z | - |
dc.date.available | 2014-12-08T15:44:57Z | - |
dc.date.issued | 2000-08-01 | en_US |
dc.identifier.issn | 0026-2714 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/30347 | - |
dc.description.abstract | We have used NH3, N2O and N-2 to passivate the traps in the grain boundaries of the p-type polycrystalline silicon thin film transistors (p-type poly-Si TFTs). Two different stress conditions, drain voltage V-d of -15V and -30V, have been applied to the poly-Si TFTs respectively while the gate voltage V-g were kept at -15V for both conditions and the stress time were 10 minutes at room temperature for all samples. The comparisons of I-V characteristics after stress with and without plasma passivations have been made, and the results indicated that the reliability will become worse for poly-Si TFTs after plasma passivations. (C) 2000 Elsevier Science Ltd. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Reliability of passivated P-type polycrystalline silicon thin film transistors | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.journal | MICROELECTRONICS RELIABILITY | en_US |
dc.citation.volume | 40 | en_US |
dc.citation.issue | 8-10 | en_US |
dc.citation.spage | 1491 | en_US |
dc.citation.epage | 1495 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000089532800042 | - |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.