Full metadata record
DC FieldValueLanguage
dc.contributor.authorPeng, DZen_US
dc.contributor.authorShin, PSen_US
dc.contributor.authorChang, TCen_US
dc.contributor.authorChang, CYen_US
dc.date.accessioned2014-12-08T15:44:57Z-
dc.date.available2014-12-08T15:44:57Z-
dc.date.issued2000-08-01en_US
dc.identifier.issn0026-2714en_US
dc.identifier.urihttp://hdl.handle.net/11536/30347-
dc.description.abstractWe have used NH3, N2O and N-2 to passivate the traps in the grain boundaries of the p-type polycrystalline silicon thin film transistors (p-type poly-Si TFTs). Two different stress conditions, drain voltage V-d of -15V and -30V, have been applied to the poly-Si TFTs respectively while the gate voltage V-g were kept at -15V for both conditions and the stress time were 10 minutes at room temperature for all samples. The comparisons of I-V characteristics after stress with and without plasma passivations have been made, and the results indicated that the reliability will become worse for poly-Si TFTs after plasma passivations. (C) 2000 Elsevier Science Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleReliability of passivated P-type polycrystalline silicon thin film transistorsen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.journalMICROELECTRONICS RELIABILITYen_US
dc.citation.volume40en_US
dc.citation.issue8-10en_US
dc.citation.spage1491en_US
dc.citation.epage1495en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000089532800042-
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000089532800042.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.