完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, SKen_US
dc.contributor.authorLiu, TSen_US
dc.date.accessioned2014-12-08T15:45:37Z-
dc.date.available2014-12-08T15:45:37Z-
dc.date.issued2000-03-01en_US
dc.identifier.issn0748-8017en_US
dc.identifier.urihttp://hdl.handle.net/11536/30692-
dc.identifier.urihttp://dx.doi.org/10.1002/(SICI)1099-1638(200003/04)16:2<99en_US
dc.description.abstractAlthough Petri nets have various capabilities, the Petri net approach is done on paper. A field-programmable gate array (FPGA) is implemented in this study so as to realize basic Petri net symbols, logic structures in Petri nets, and specific functions for Petri nets by logic circuits. As an example, a Petri net for an early failure detection and isolation arrangement (EFDIA) is implemented as an application-specific integrated circuit (ASIC) on a Xilinx Demonstration Board. This ASIC is verified by three simulations dealing with three different failure scenarios of a system, and the ASIC functions identically to the EFDIA Petri net. Accordingly not only the EFDIA Petri net but also any specific function Petri nets can be implemented by FPGA circuits. Copyright (C) 2000 John Wiley & Sons, Ltd.en_US
dc.language.isoen_USen_US
dc.subjectPetri net implementationen_US
dc.subjectFPGAen_US
dc.subjectpreventive maintenanceen_US
dc.subjectlogic circuiten_US
dc.subjectASICen_US
dc.titleImplementation of Petri nets using a field-programmable gate arrayen_US
dc.typeArticleen_US
dc.identifier.doi10.1002/(SICI)1099-1638(200003/04)16:2<99en_US
dc.identifier.journalQUALITY AND RELIABILITY ENGINEERING INTERNATIONALen_US
dc.citation.volume16en_US
dc.citation.issue2en_US
dc.citation.spage99en_US
dc.citation.epage116en_US
dc.contributor.department機械工程學系zh_TW
dc.contributor.departmentDepartment of Mechanical Engineeringen_US
dc.identifier.wosnumberWOS:000086796700004-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000086796700004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。