Full metadata record
DC FieldValueLanguage
dc.contributor.authorYeh, YHen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:46:14Z-
dc.date.available2014-12-08T15:46:14Z-
dc.date.issued1999-09-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/92.784096en_US
dc.identifier.urihttp://hdl.handle.net/11536/31095-
dc.description.abstractThis paper presents two efficient very large scale integration (VLSI) architectures and buffer size optimization for full-search block matching algorithms. Starting from an overlapped data how of search area, both systolic- and semisystolic-array architectural solutions are derived. By means of exploiting stream memory banks, not only input/output (I/O) bandwidth can be minimized, but also processor element efficiency can be improved, In addition, the controller structure for both solutions are very straightforward, making them very suitable for VLSI implementation to meet computational requirements. Moreover, by exploring the dependency graph, we focus on the problem of reducing the internal buffer size under minimal I/O bandwidth constraint to derive guidelines on reducing redundant internal buffer as well as to achieve area-efficient VLSI architectures. Simulation results show that, for N = P = 16 (N is the reference block size and P is the search range), I/O bandwidth can be reduced by 2.4 times, while buffer size increases less than 38%. Two prototype chips for N = P = 16 have been designed and fabricated. Test results show that clock rate can be up to 90 MHz, implying that more than 87.9-K motion vectors per second can be achieved to meet real-time requirements specified in MPEG-2 MP@ML coding standard.en_US
dc.language.isoen_USen_US
dc.subjectblock matchingen_US
dc.subjectcomputing architectureen_US
dc.subjectfull searchen_US
dc.subjectintegrated circuitsen_US
dc.subjectoptimizationen_US
dc.titleCost-effective VLSI architectures and buffer size optimization for full-search block matching algorithmsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/92.784096en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume7en_US
dc.citation.issue3en_US
dc.citation.spage345en_US
dc.citation.epage358en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000082280400007-
dc.citation.woscount23-
Appears in Collections:Articles


Files in This Item:

  1. 000082280400007.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.