完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.author | Chung, SS | en_US |
| dc.contributor.author | Yih, CM | en_US |
| dc.contributor.author | Cheng, SM | en_US |
| dc.contributor.author | Liang, MS | en_US |
| dc.date.accessioned | 2014-12-08T15:46:14Z | - |
| dc.date.available | 2014-12-08T15:46:14Z | - |
| dc.date.issued | 1999-09-01 | en_US |
| dc.identifier.issn | 0018-9383 | en_US |
| dc.identifier.uri | http://dx.doi.org/10.1109/16.784189 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/31103 | - |
| dc.description.abstract | In this paper, we provide a methodology to evaluate the hot-carrier-induced reliability of hash memory cells after long-term program/erase cycles. First, the gated-diode measurement technique has been employed for determining the lateral distributions of interface state (N-it) and oxide trap charges (Q(ox)) under both channel-hot-electron (CHE) programming bias and source-side erase-bias stress conditions. A gate current model was then developed by including both the effects of N-it and Q(ox), Degradation of flash memory cell after P/E cycles due to the above oxide damage was studied by monitoring the gate current. For the cells during programming, the oxide damage near the drain will result in a programming time delay, and we found that the interface state generation iis the dominant mechanism. Furthermore, for the cells after long-term erase using source-side FN erase, the oxide trap charge will dominate the cell performance such as read-disturb. In order to reduce the read-disturb, source bias should be kept as low as possible since the larger the applied source erasing bias, the worse the device reliability becomes. | en_US |
| dc.language.iso | en_US | en_US |
| dc.subject | flash memory | en_US |
| dc.subject | hot carrier reliability | en_US |
| dc.title | A new technique for hot carrier reliability evaluations of flash memory cell after long-term program/erase cycles | en_US |
| dc.type | Article | en_US |
| dc.identifier.doi | 10.1109/16.784189 | en_US |
| dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
| dc.citation.volume | 46 | en_US |
| dc.citation.issue | 9 | en_US |
| dc.citation.spage | 1883 | en_US |
| dc.citation.epage | 1889 | en_US |
| dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
| dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
| dc.identifier.wosnumber | WOS:000082242500011 | - |
| dc.citation.woscount | 4 | - |
| 顯示於類別: | 期刊論文 | |

