完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Chun-Chiehen_US
dc.contributor.authorHung, Shao-Hangen_US
dc.contributor.authorChung, Jen-Fengen_US
dc.contributor.authorVan, Lan-Daen_US
dc.contributor.authorLin, Chin-Tengen_US
dc.date.accessioned2014-12-08T15:46:15Z-
dc.date.available2014-12-08T15:46:15Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2078-0en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/31109-
dc.description.abstractWe proposed a novel analog circuit design which is suitable for various biomedical signal acquisitions. In addition to the consideration of low power and low noise, the analog front-end integrated Circuit (AFEIC) is presented with design of high common-mode rejection ratio (CMRR) and high power supply ripple rejection ratio (PSRR). It has not only reduced the number of outer components, and enhances a better signal-to-noise ratio (SNR). The chip includes a current-balancing instrumentation amplifier, switched-capacitor filter, non-overlapping clock generator, and a programmable gain amplifier (PGA). It was fabricated by TSMC 0.35 mu m CMOS 2P4M standard process, with CMRR 155 dB CMRR, 131 dB of PSRR+, and 127 dB of PSRR- at 50 Hz. The power consumption is about 142.4 mu W under +/- 1.5V supply.en_US
dc.language.isoen_USen_US
dc.titleFront-end amplifier of low-noise and tunable BW/Gain for portable biomedical signal acquisitionen_US
dc.typeArticleen_US
dc.identifier.journalPROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10en_US
dc.citation.spage2717en_US
dc.citation.epage2720en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000258532102141-
顯示於類別:會議論文