完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Chun-Chieh | en_US |
dc.contributor.author | Hung, Shao-Hang | en_US |
dc.contributor.author | Chung, Jen-Feng | en_US |
dc.contributor.author | Van, Lan-Da | en_US |
dc.contributor.author | Lin, Chin-Teng | en_US |
dc.date.accessioned | 2014-12-08T15:46:15Z | - |
dc.date.available | 2014-12-08T15:46:15Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2078-0 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/31109 | - |
dc.description.abstract | We proposed a novel analog circuit design which is suitable for various biomedical signal acquisitions. In addition to the consideration of low power and low noise, the analog front-end integrated Circuit (AFEIC) is presented with design of high common-mode rejection ratio (CMRR) and high power supply ripple rejection ratio (PSRR). It has not only reduced the number of outer components, and enhances a better signal-to-noise ratio (SNR). The chip includes a current-balancing instrumentation amplifier, switched-capacitor filter, non-overlapping clock generator, and a programmable gain amplifier (PGA). It was fabricated by TSMC 0.35 mu m CMOS 2P4M standard process, with CMRR 155 dB CMRR, 131 dB of PSRR+, and 127 dB of PSRR- at 50 Hz. The power consumption is about 142.4 mu W under +/- 1.5V supply. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Front-end amplifier of low-noise and tunable BW/Gain for portable biomedical signal acquisition | en_US |
dc.type | Article | en_US |
dc.identifier.journal | PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10 | en_US |
dc.citation.spage | 2717 | en_US |
dc.citation.epage | 2720 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000258532102141 | - |
顯示於類別: | 會議論文 |