Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | JOU, SJ | en_US |
dc.contributor.author | CHIOU, SH | en_US |
dc.contributor.author | TAO, YS | en_US |
dc.contributor.author | SHEN, WZ | en_US |
dc.date.accessioned | 2014-12-08T15:04:39Z | - |
dc.date.available | 2014-12-08T15:04:39Z | - |
dc.date.issued | 1993-02-01 | en_US |
dc.identifier.issn | 0956-3768 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/3136 | - |
dc.description.abstract | An efficient simulator of multiple sets of multiple faults, with electrical timing information for an MOS IC. is presented. The physical faults in a real circuit are modelled more realistically by the node-short, line-open and threshold voltage degradation faults at the transistor level. On using event-driven, selective trace and mixed incremental-in-space. signal and time simulation techniques. the simulation results show that it is superior to other approaches in speed, extra memory used, and precision. Moreover, this simulator is suitable for parallel simulation in a multiprocessor system. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | FAULT SIMULATION | en_US |
dc.subject | MOS DEVICES | en_US |
dc.title | EVENT-DRIVEN INCREMENTAL TIMING FAULT SIMULATOR | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS | en_US |
dc.citation.volume | 140 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 45 | en_US |
dc.citation.epage | 54 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:A1993LF60600007 | - |
dc.citation.woscount | 0 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.