標題: New layout design for submicron CMOS output transistors to improve driving capability and ESD robustness
作者: Ker, MD
Chen, TY
Chang, HH
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-三月-1999
摘要: New layout design to effectively reduce the layout area of CMOS output transistors but with higher driving capability and better ESD reliability is proposed. The output transistors of large device dimensions are assembled by a plurality of the basic layout cells, which have the square, hexagonal or octagonal shapes. The output transistors realized by these new layout styles have more symmetrical device structures, which can be more uniformly triggered during the ESD-stress events. With theoretical calculation and experimental verification, both higher output driving/sinking current and stronger ESD robustness of CMOS output buffers can be practically achieved by the proposed new layout styles within a smaller layout area in the non-silicided bulk CMOS process. The output transistors assembled by a plurality of the proposed layout cells also have a lower gate resistance and a smaller drain capacitance than that realized by the traditional finger-type layout. (C) 1999 Elsevier Science Ltd. All rights reserved.
URI: http://dx.doi.org/10.1016/S0026-2714(98)00203-0
http://hdl.handle.net/11536/31472
ISSN: 0026-2714
DOI: 10.1016/S0026-2714(98)00203-0
期刊: MICROELECTRONICS RELIABILITY
Volume: 39
Issue: 3
起始頁: 415
結束頁: 424
顯示於類別:期刊論文


文件中的檔案:

  1. 000080890200011.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。