完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTseng, YKen_US
dc.contributor.authorWu, CYen_US
dc.date.accessioned2014-12-08T15:47:06Z-
dc.date.available2014-12-08T15:47:06Z-
dc.date.issued1999-01-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/4.736657en_US
dc.identifier.urihttp://hdl.handle.net/11536/31609-
dc.description.abstractNew true-single-phase-clocking (TSPC) BiCMOS/ BiNMOS/BiPMOS dynamic logic circuits and BiCMOS/BiNMOS dynamic latch logic circuits for high-speed dynamic pipelined system applications are proposed and analyzed, In the proposed circuits, the bootstrapping technique is utilized to achieve fast near-full-swing operation. The circuit performance of the proposed new dynamic logic circuits and dynamic latch logic circuits in both domino and pipelined applications are simulated by using HSPICE with 1-mu m BiCMOS technology, Simulation results have shown that the new dynamic logic circuits and dynamic latch logic circuits in both domino and pipelined applications have better speed performance than that of CMOS and other BiCMOS dynamic logic circuits as the supply voltage is scaled down to 2 V. The operating frequency and power dissipation/MHz of the pipelined system, which is constructed by the new clock-high-evaluate-BiCMOS dynamic latch logic circuit and clock-low-evaluate-BiCMOS (BiNMOS) dynamic latch logic circuit, and the logic units with two stacked RIGS transistors, are about 2.36 (2.2) times and 1.15 (1.1) times those of the CMOS TSPC dynamic logic under 1.5-pF output loading at 2 V, respectively, Moreover, the chip area of these two BiCMOS pipelined systems is about 1.9 times and 1.7 times as compared with that of the CMOS TSPC pipelined system. A two-input dynamic AND gate fabricated with 1-mu m BiCMOS technology verifies the speed advantage of the new BiNMOS dynamic logic circuit, Due to the excellent circuit performance in high-speed, low-voltage operation, the proposed new dynamic logic circuits and dynamic latch logic circuits are feasible for high-speed, Low-voltage dynamic pipelined system applications.en_US
dc.language.isoen_USen_US
dc.subjectBiCMOS pipelined systemen_US
dc.subjection-voltage BiCMOS dynamic logic circuitsen_US
dc.subjecttrue single-phase clocking (TSPC)en_US
dc.titleA new true-single-phase-clocking BiCMOS dynamic pipelined logic family for high-speed, low-voltage pipelined system applicationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/4.736657en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume34en_US
dc.citation.issue1en_US
dc.citation.spage68en_US
dc.citation.epage79en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000078027600008-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000078027600008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。