完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWU, CYen_US
dc.contributor.authorCHENG, KHen_US
dc.contributor.authorWANG, JSen_US
dc.date.accessioned2014-12-08T15:04:41Z-
dc.date.available2014-12-08T15:04:41Z-
dc.date.issued1993-01-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/4.179199en_US
dc.identifier.urihttp://hdl.handle.net/11536/3172-
dc.description.abstractIn this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge CMOS logic (HS-PDCMOS logic), is proposed and analyzed. Basically the HS-PDCMOS logic uses two different units to implement the logic function and to drive the output load separately. Thus, a complex function can be implemented within a single gate and form the pipelined structured as well. The HS-PDCMOS logic needs four operation clocks and has three different versions. An experimental chip has been designed and measured to partly verify the results of circuit analysis and simulation. It is shown that the HS-PDCMOS logic has an operation speed about 2.5 to 3 times higher than the conventional four-phase dynamic logic. Moreover, the new logic has no clock skew, race, and charge redistribution problems. These advantages make the HS-PDCMOS logic very promising in high-speed complex VLSI design.en_US
dc.language.isoen_USen_US
dc.titleANALYSIS AND DESIGN OF A NEW RACE-FREE 4-PHASE CMOS LOGICen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/4.179199en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume28en_US
dc.citation.issue1en_US
dc.citation.spage18en_US
dc.citation.epage25en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1993KF81300004-
dc.citation.woscount3-
顯示於類別:期刊論文


文件中的檔案:

  1. A1993KF81300004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。