完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ting, Chih-Hui | en_US |
dc.contributor.author | Huang, Juinn-Dar | en_US |
dc.contributor.author | Kao, Yu-Hsiang | en_US |
dc.date.accessioned | 2014-12-08T15:47:36Z | - |
dc.date.available | 2014-12-08T15:47:36Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2341-5 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/31854 | - |
dc.description.abstract | In this paper, we exploit the concept of sequential way access to reduce the number of ways being activated on each access of set-associative cache for low energy consumption while maintaining performance. The proposed architecture accesses each way in sequence, and then eliminates subsequent accesses if a hit is detected. It features smart cache placement and replacement policies to minimize the number of required access cycles. It can also reduce the heavy fanout load of the hit-signal, which suppresses the possible increase of cache cycle time due to more complicated cache control mechanism. The experimental results show that a 32KB 2-way sequential way-access set-associative cache reduces the energy consumption by 24% compared against a conventional 2-way set-associative cache with the same size at virtually no performance loss. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Cycle-Time-Aware Sequential Way-Access Set-Associative Cache for Low Energy Consumption | en_US |
dc.type | Article | en_US |
dc.identifier.journal | 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4 | en_US |
dc.citation.spage | 854 | en_US |
dc.citation.epage | 857 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000268007100212 | - |
顯示於類別: | 會議論文 |