完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTing, Chih-Huien_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.contributor.authorKao, Yu-Hsiangen_US
dc.date.accessioned2014-12-08T15:47:36Z-
dc.date.available2014-12-08T15:47:36Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2341-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/31854-
dc.description.abstractIn this paper, we exploit the concept of sequential way access to reduce the number of ways being activated on each access of set-associative cache for low energy consumption while maintaining performance. The proposed architecture accesses each way in sequence, and then eliminates subsequent accesses if a hit is detected. It features smart cache placement and replacement policies to minimize the number of required access cycles. It can also reduce the heavy fanout load of the hit-signal, which suppresses the possible increase of cache cycle time due to more complicated cache control mechanism. The experimental results show that a 32KB 2-way sequential way-access set-associative cache reduces the energy consumption by 24% compared against a conventional 2-way set-associative cache with the same size at virtually no performance loss.en_US
dc.language.isoen_USen_US
dc.titleCycle-Time-Aware Sequential Way-Access Set-Associative Cache for Low Energy Consumptionen_US
dc.typeArticleen_US
dc.identifier.journal2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4en_US
dc.citation.spage854en_US
dc.citation.epage857en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000268007100212-
顯示於類別:會議論文