標題: Thermal Behavior Analysis of Lead-free Flip-Chip Ball Grid Array Packages with Different Underfill Material Properties
作者: Chen, Hsin-Yuan
Hsu, Kuo-Yuan
Lin, Tsung-Shu
Leu, Jihperng
材料科學與工程學系
Department of Materials Science and Engineering
公開日期: 2008
摘要: Low-k materials have been introduced in the backend interconnects since 90 nm node for advanced microelectronic products in order to reduce the RC delay. However, the fragile low-k layer is very sensitive to the thermal stress induced by the CTE (coefficient of thermal expansion) mismatch at metal/dielectric level as well as at die/package level. In the die/package interaction, the transition to lead-free solders from conventional SnPb eutectic solder degrades the reliability of flip-chip ball grid array (FC-BGA) packages due to its higher reflow temperature. As a result, the underfill layer becomes more critical in protecting both low-K layer and solder bumps from delaminations and cracks. In this study, regular and high resolution Moire interferometry were first employed to measure thermal strains of FC-BGA assemblies with CuSn solder and 2 latest underfill materials, which in turn validate our 3D FEA model. Besides, six kinds of FC-BGA assemblies with different solder alloys and underfill materials were also evaluated by thermal cycling test (TCT). A 3D simulation model using ANSYS (TM) was created to predict and analyze the fracture susceptibility of the assemblies. The simulation results showed good agreement with TCT experiments. The underfill material with low CTE, moderate modulus, and high Tg (glass transition temperature) is recommended for low-k/FC-BGA packages.
URI: http://hdl.handle.net/11536/3185
ISBN: 978-1-4244-2739-0
期刊: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2
起始頁: 1040
結束頁: 1046
Appears in Collections:Conferences Paper