完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yeh, Kuo-Liang | en_US |
dc.contributor.author | Guo, Jyh-Chyurn | en_US |
dc.date.accessioned | 2014-12-08T15:47:55Z | - |
dc.date.available | 2014-12-08T15:47:55Z | - |
dc.date.issued | 2010-11-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2010.2072959 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/31993 | - |
dc.description.abstract | The impact of channel width scaling on low-frequency noise (LFN) and high-frequency performance in multifinger MOSFETs is reported in this paper. The compressive stress from shallow trench isolation (STI) cannot explain the lower LFN in extremely narrow devices. STI top corner rounding (TCR)-induced Delta W is identified as an important factor that is responsible for the increase in transconductance G(m) and the reduction in LFN with width scaling to nanoscale regime. A semi-empirical model was derived to simulate the effective mobility (mu(eff)) degradation from STI stress and the increase in effective width (W(eff)) from Delta W due to STI TCR. The proposed model can accurately predict width scaling effect on G(m) based on a tradeoff between mu(eff) and W(eff). The enhanced STI stress may lead to an increase in interface traps density (N(it)), but the influence is relatively minor and can be compensated by the W(eff) effect. Unfortunately, the extremely narrow devices suffer f(T) degradation due to an increase in C(gg). The investigation of impact from width scaling on mu(eff), G(m), and LFN, as well as the tradeoff between LFN and high-frequency performance, provides an important layout guideline for analog and RF circuit design. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Effective mobility | en_US |
dc.subject | effective width | en_US |
dc.subject | low-frequency noise (LFN) | en_US |
dc.subject | shallow trench isolation (STI) stress | en_US |
dc.title | The Impact of Layout-Dependent STI Stress and Effective Width on Low-Frequency Noise and High-Frequency Performance in Nanoscale nMOSFETs | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2010.2072959 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 57 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 3092 | en_US |
dc.citation.epage | 3100 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000283446600039 | - |
dc.citation.woscount | 4 | - |
顯示於類別: | 期刊論文 |