完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jiang, Iris Hui-Ru | en_US |
dc.contributor.author | Yu, Yen-Ting | en_US |
dc.date.accessioned | 2014-12-08T15:47:58Z | - |
dc.date.available | 2014-12-08T15:47:58Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2657-7 | en_US |
dc.identifier.issn | 1063-6404 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/32020 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/ICCD.2008.4751837 | en_US |
dc.description.abstract | The rectilinear Steiner minimal tree (RSMT) problem is essential in physical design. Moreover, the variant constraints for fabrication issues, including obstacle avoidance, multiple routing layers, layer-specific routing directions, cannot be ignored during RSMT construction for modern SoC and nano technologies. This paper proposes a construction-by-correction approach for obstacle-avoiding preferred direction rectilinear Steiner tree construction. Experimental results show that our algorithm is promising and outperforms the state-of-the-art works. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Configurable Rectilinear Steiner Tree Construction for SoC and Nano Technologies | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/ICCD.2008.4751837 | en_US |
dc.identifier.journal | 2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN | en_US |
dc.citation.spage | 34 | en_US |
dc.citation.epage | 39 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000266685600006 | - |
顯示於類別: | 會議論文 |