完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.contributor.authorYu, Yen-Tingen_US
dc.date.accessioned2014-12-08T15:47:58Z-
dc.date.available2014-12-08T15:47:58Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2657-7en_US
dc.identifier.issn1063-6404en_US
dc.identifier.urihttp://hdl.handle.net/11536/32020-
dc.identifier.urihttp://dx.doi.org/10.1109/ICCD.2008.4751837en_US
dc.description.abstractThe rectilinear Steiner minimal tree (RSMT) problem is essential in physical design. Moreover, the variant constraints for fabrication issues, including obstacle avoidance, multiple routing layers, layer-specific routing directions, cannot be ignored during RSMT construction for modern SoC and nano technologies. This paper proposes a construction-by-correction approach for obstacle-avoiding preferred direction rectilinear Steiner tree construction. Experimental results show that our algorithm is promising and outperforms the state-of-the-art works.en_US
dc.language.isoen_USen_US
dc.titleConfigurable Rectilinear Steiner Tree Construction for SoC and Nano Technologiesen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/ICCD.2008.4751837en_US
dc.identifier.journal2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGNen_US
dc.citation.spage34en_US
dc.citation.epage39en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000266685600006-
顯示於類別:會議論文


文件中的檔案:

  1. 000266685600006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。