標題: New Transient Detection Circuit for On-Chip Protection Design Against System-Level Electrical-Transient Disturbance
作者: Ker, Ming-Dou
Yen, Cheng-Cheng
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Electrical-fast-transient (EFT) test;electromagnetic compatibility;electrostatic discharge (ESD);system-level ESD test;transient detection circuit
公開日期: 1-Oct-2010
摘要: A new transient detection circuit for on-chip protection design against system-level electrical-transient disturbance is proposed in this paper. The circuit function to detect positive or negative electrical transients under system-level electrostatic-discharge (ESD) and electrical-fast-transient (EFT) testing conditions has been investigated by HSPICE simulation and verified in silicon chip. The experimental results in a 0.18-mu m complementary-metal-oxide-semiconductor (CMOS) process have confirmed that the new proposed on-chip transient detection circuit can successfully memorize the occurrence of system-level electrical-transient disturbance events. The output of the proposed on-chip transient detection circuit can be used as a firmware index to execute the system recovery procedure. With hardware/firmware codesign, the transient disturbance immunity of microelectronic products equipped with CMOS integrated circuits under system-level ESD or EFT tests can be significantly improved.
URI: http://dx.doi.org/10.1109/TIE.2009.2039456
http://hdl.handle.net/11536/32110
ISSN: 0278-0046
DOI: 10.1109/TIE.2009.2039456
期刊: IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS
Volume: 57
Issue: 10
起始頁: 3533
結束頁: 3543
Appears in Collections:Articles


Files in This Item:

  1. 000283256000031.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.