標題: | FSM-Based Formal Compliance Verification of Interface Protocols |
作者: | Shih, Che-Hua Yang, Ya-Ching Yen, Chia-Chih Huang, Juinn-Dar Jou, Jing-Yang 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | interface compliance verification;functional verification;formal verification;platform-based design methodology;protocol modeling |
公開日期: | 1-九月-2010 |
摘要: | Verifying whether a building block conforms to a specific interface protocol is one of the important steps in a platform-based system-on-a-chip design methodology. There are limitations for most of the existing methods for interface protocol compliance verification. Simulation-based methods have the false positive problem while formal property checking methods may suffer from memory explosion and excessive runtime. In this paper, we propose a novel approach for interface protocol compliance verification. The properties of the interface protocol are first specified as a specification FSM. Then the compliance of interface logic is formally verified at the higher FSM level so that the required memory and runtime can be greatly reduced. Finally, it is shown theoretically and experimentally that the proposed algorithm possesses acceptably low time complexity for practical applications. |
URI: | http://hdl.handle.net/11536/32251 |
ISSN: | 1016-2364 |
期刊: | JOURNAL OF INFORMATION SCIENCE AND ENGINEERING |
Volume: | 26 |
Issue: | 5 |
起始頁: | 1601 |
結束頁: | 1617 |
顯示於類別: | 期刊論文 |