完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, CHen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:49:21Z-
dc.date.available2014-12-08T15:49:21Z-
dc.date.issued1998-02-05en_US
dc.identifier.issn0013-5194en_US
dc.identifier.urihttp://hdl.handle.net/11536/32794-
dc.description.abstractA low power design technique for a parallel Huffman decoder is presented. According to the length of the incoming Huffman codeword, the proposed strategy makes the barrel shifter in the parallel Huffman decoder turn off the unnecessary shifting bits to reduce power dissipation. The result of a SPICE simulation indicates that up to 50 percent power reduction in the barrel shifter may be achieved with the proposed technique.en_US
dc.language.isoen_USen_US
dc.titleLow power parallel Huffman decodingen_US
dc.typeArticleen_US
dc.identifier.journalELECTRONICS LETTERSen_US
dc.citation.volume34en_US
dc.citation.issue3en_US
dc.citation.spage240en_US
dc.citation.epage241en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000072152200011-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000072152200011.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。