完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liang, ST | en_US |
dc.contributor.author | Yuang, MC | en_US |
dc.date.accessioned | 2014-12-08T15:49:21Z | - |
dc.date.available | 2014-12-08T15:49:21Z | - |
dc.date.issued | 1998-02-01 | en_US |
dc.identifier.issn | 0916-8516 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/32798 | - |
dc.description.abstract | Asynchronous Transfer Mode (ATM) networks are expected to support a diverse mix of traffic sources requiring different Quality Of Service (QOS) guarantees. This paper initially examines several existing scheduling disciplines which offer delay guarantees in ATM switches. Among them, the Earliest-Due-Date (EDD) discipline has been regarded as one of the most promising scheduling disciplines. The EDD discipline schedules the departure of a cell belonging to a call based on the delay priority assigned for that call during the call set-up. Supporting n delay-based service classes through the use of n respective urgency numbers D-0 to Dn-1 (D-0 less than or equal to D-1 less than or equal to...less than or equal to Dn-1), EDD allows a class-i cell to precede any class-j (j>i) cell arriving not prior to (D-j - D-i)-slot time. The main goal of the paper is to determine the urgency numbers (D-i's), based on an in-depth queueing analysis, in an attempt to offer ninety-nine percentile delay guarantees for higher priority calls under various traffic loads. In the analysis, we derive system-time distributions for both high-and low-priority cells based on a discrete-time, single-server queueing model assuming renewal and non-renewal arrival processes. The validity of the analysis is justified via simulation. With the urgency numbers (D-i's) determined, we further propose a feasible efficient VLSI implementation architecture for the EDD scheduling discipline, furnishing the realization of QOS guarantees in ATM switches. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | asynchronous transfer mode (ATM) | en_US |
dc.subject | quality of service (QOS) | en_US |
dc.subject | delay priority | en_US |
dc.subject | earliest-due-date (EDD) discipline | en_US |
dc.subject | renewal arrival process | en_US |
dc.subject | interrupted poisson process | en_US |
dc.title | Realization of earliest-due-date scheduling discipline for ATM switches | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEICE TRANSACTIONS ON COMMUNICATIONS | en_US |
dc.citation.volume | E81B | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 363 | en_US |
dc.citation.epage | 372 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000072319300029 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |