完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLIU, CMen_US
dc.contributor.authorJEN, CWen_US
dc.date.accessioned2014-12-08T15:04:50Z-
dc.date.available2014-12-08T15:04:50Z-
dc.date.issued1992-08-01en_US
dc.identifier.issn0956-3768en_US
dc.identifier.urihttp://hdl.handle.net/11536/3338-
dc.description.abstractIn this paper the design of VLSI arrays for discrete Fourier transform (DFT) is investigated through three topics: (i) algorithm exploitation, derivation and analysis, (ii) array realisation, and (iii) schemes to calculate arbitrarily long length DFT using a reasonable sized array. Four DFT systolic algorithms are examined and compared in terms of computing parallelism and computational complexity. Among the four algorithms, one is newly proposed. The new one exhibits much higher computing parallelism and lower computational complexity than the other three, but is applicable when the DFT length is prime. Based on the four algorithms, seven systolic arrays and seven two-level pipelined systolic arrays are devised. The outstanding features of these arrays are that the number of I/O channels is independent of the DFT length and the time overhead in manipulating consecutive data bundles are eliminated. Two schemes are presented to calculate long-length DFT using arrays with a reasonable number of processing elements. Performance of different algorithms, arrays and schemes is compared and summarised in six tables to serve as the selection criteria for different applications.en_US
dc.language.isoen_USen_US
dc.subjectVSLI ARRAYSen_US
dc.subjectSYSTOLIC ALGORITHMSen_US
dc.subjectDISCRETE FOURIER TRANSFORMen_US
dc.titleON THE DESIGN OF VLSI ARRAYS FOR DISCRETE FOURIER-TRANSFORMen_US
dc.typeArticleen_US
dc.identifier.journalIEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMSen_US
dc.citation.volume139en_US
dc.citation.issue4en_US
dc.citation.spage541en_US
dc.citation.epage552en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1992JK08600018-
dc.citation.woscount14-
顯示於類別:期刊論文


文件中的檔案:

  1. A1992JK08600018.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。