完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWang, Li-Rongen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.contributor.authorLee, Chung-Lenen_US
dc.date.accessioned2014-12-08T15:04:53Z-
dc.date.available2014-12-08T15:04:53Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-1616-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/3397-
dc.description.abstractThis paper proposes a well-structured modified Booth encoding (MBE) multiplier architecture. The design adopts an improved Booth encoder and selector to achieve an extra-row-removal and a hybrid spare-tree approach to design two's complementation circuit to both reduce the area and improve the speed. Experimental results on a 32 bit multiplier show that it obtains area and power savings of 15.8% and 11.7% respectively over the classical design and of 7.5% and 5.5% respectively over the design of the best performance reported so far.en_US
dc.language.isoen_USen_US
dc.titleA well-structured modified Booth multiplier designen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAMen_US
dc.citation.spage85en_US
dc.citation.epage88en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000256565800020-
顯示於類別:會議論文