完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLIN, SYen_US
dc.contributor.authorCHEN, Zen_US
dc.date.accessioned2014-12-08T15:04:54Z-
dc.date.available2014-12-08T15:04:54Z-
dc.date.issued1992-05-01en_US
dc.identifier.issn1053-587Xen_US
dc.identifier.urihttp://dx.doi.org/10.1109/78.134485en_US
dc.identifier.urihttp://hdl.handle.net/11536/3426-
dc.description.abstractThe design of a flexible parallel architecture for both the discrete relaxation labeling (DRL) algorithm and the probabilistic relaxation labeling (PRL) algorithm is addressed. Through the analysis of parallelism in the computational models of both algorithms, the parallel execution of the algorithms on a flexible parallel architecture is presented. Three basic types of parallel operations are performed in the architecture: simultaneous, pipeline, and systolic. An illustrative example is used to show how the DRL algorithm can be executed on the parallel architecture. In doing so the processing element (PE) organization and the combiner organization of the architecture are described. The same architecture with programmable functional units is shown to be able to execute the PRL algorithm, too. The performance comparisons between the proposed architecture and some other existing ones are also given.en_US
dc.language.isoen_USen_US
dc.titleA FLEXIBLE PARALLEL ARCHITECTURE FOR RELAXATION LABELING ALGORITHMSen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/78.134485en_US
dc.identifier.journalIEEE TRANSACTIONS ON SIGNAL PROCESSINGen_US
dc.citation.volume40en_US
dc.citation.issue5en_US
dc.citation.spage1231en_US
dc.citation.epage1240en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:A1992HR45700020-
dc.citation.woscount4-
顯示於類別:期刊論文


文件中的檔案:

  1. A1992HR45700020.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。