完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | LEE, CL | en_US |
dc.contributor.author | JEN, CW | en_US |
dc.date.accessioned | 2014-12-08T15:05:01Z | - |
dc.date.available | 2014-12-08T15:05:01Z | - |
dc.date.issued | 1992-02-01 | en_US |
dc.identifier.issn | 0956-3768 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/3539 | - |
dc.description.abstract | There are arithmetic problems for the hardware realisation of bit-level median filtering algorithms. A design of a majority gate which is composed of output-wired inverters is proposed. The area and time complexities are better than the digital and analogue designs now available. This circuit is applied to a median filter design which is based on majority selection, the computation problems are thus avoided. It is a bit-sliced architecture with constant cycle time. Window shapes can be arbitrarily changed through mask-and-set modules. A median filtering system for two-dimensional image processing is presented. A binary majority gate is also an essential element in decision-making circuitry which is applied in fault-tolerant computing systems, artificial neural networks or related applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | FILTERS AND FILTERING | en_US |
dc.subject | BOOLEAN ALGEBRA | en_US |
dc.title | BIT-SLICED MEDIAN FILTER DESIGN BASED ON MAJORITY GATE | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS | en_US |
dc.citation.volume | 139 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 63 | en_US |
dc.citation.epage | 71 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:A1992HD51500012 | - |
dc.citation.woscount | 52 | - |
顯示於類別: | 期刊論文 |