完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHWANG, JSen_US
dc.contributor.authorWU, CYen_US
dc.date.accessioned2014-12-08T15:05:15Z-
dc.date.available2014-12-08T15:05:15Z-
dc.date.issued1991-05-01en_US
dc.identifier.issn0143-7062en_US
dc.identifier.urihttp://hdl.handle.net/11536/3795-
dc.description.abstractTwo techniques are proposed which enhance the optimisation efficiency of CMOS combinational logic circuits. One uses transition times (rise and fall times) of each gate as variables of the optimisation process. The other technique uses the optimal characteristic waveform synthesising method (OCWSM) to obtain the initial guess for the optimisation process. The optimisation process, with these two techniques, can perform sizing and optimisation for circuits with a smaller fixed-delay specification than other sizing and optimisation algorithms. The circuits sized using the proposed algorithm have shown a smaller power dissipation, especially when the delay specification is small. The CPU time consumed is reasonable. High-speed low-power circuits are thus more realisable using the proposed algorithm.en_US
dc.language.isoen_USen_US
dc.subjectOPTIMIZATIONen_US
dc.subjectLOGICen_US
dc.titleEFFICIENT TECHNIQUES IN THE SIZING AND CONSTRAINED OPTIMIZATION OF CMOS COMBINATIONAL LOGIC-CIRCUITSen_US
dc.typeArticleen_US
dc.identifier.journalIEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUESen_US
dc.citation.volume138en_US
dc.citation.issue3en_US
dc.citation.spage154en_US
dc.citation.epage164en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1991FL50700007-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. A1991FL50700007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。