Title: NEW FAST FIXED-DELAY SIZING ALGORITHM FOR HIGH-PERFORMANCE CMOS COMBINATIONAL LOGIC-CIRCUITS AND ITS APPLICATIONS
Authors: HWANG, JS
WU, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: ALGORITHMS;CMOS;COMBINATIONAL LOGIC
Issue Date: 1-Sep-1992
Abstract: A sizing methodology called the near-characteristic waveform-synthesising method (NCWSM) is proposed to determine the device sizes of CMOS combinational logic circuits under a fixed delay specification. By using accurate physical timing models and the NCWSM, a fixed-delay sizing algorithm is developed and implemented, which sizes circuits quickly and globally. It can handle CMOS inverters, multi-input NAND/NOR gates, and AOI/OAI gates, all with device channel lengths down to 1.5 mum. It is shown through experimental verifications that the proposed algorithm can size a circuit with much smaller CPU time than that for the heuristic approach, and the resultant circuit power dissipations are nearly the same. As the circuit complexity increases, the above advantageous feature becomes more significant and the minimum realisable delay is even smaller than that of the heuristic approach. With high efficiency and delay accuracy, the proposed sizing algorithm and methodology can handle large-scale circuits with less design time. It can also serve to provide a good initial guess for more advanced sizing operations.
URI: http://hdl.handle.net/11536/3310
ISSN: 0143-7062
Journal: IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES
Volume: 139
Issue: 5
Begin Page: 379
End Page: 386
Appears in Collections:Articles


Files in This Item:

  1. A1992JT46700002.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.