標題: | EFFECTS OF P+-IMPLANTED POLY-SI ELECTRODES ON THE GATE DIELECTRIC CHARACTERISTICS OF THIN OXIDES |
作者: | CHENG, HC CHEN, WS 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-Apr-1991 |
摘要: | Phosphorus implantation into polycrystalline silicon (poly-Si) has been used to dope the gate electrodes in poly-Si and polycide structures. Effects of phosphorus implantation conditions and post-implantation annealing on the time zero dielectric breakdown (TZDB) characteristics of gate oxides of thickness 10, 20 and 30 nm were investigated. Higher implantation energy and higher post-implantation annealing temperature result in worse TZDB properties of the gate oxides. Especially, the TZDB characteristics of 10-nm-thick oxides after annealing show a much more significant dependence on the phosphorus implantation energy and post-implantation annealing temperature than those of thicker oxides. Therefore, phosphorus diffusion into the SiO2/Si interface is the main cause of deterioration of the gate dielectrics. The thicker oxide has a higher endurance to the phosphorus diffusion and consequently achieves a better dielectric property for the higher energy implantation and higher temperature annealing conditions. |
URI: | http://hdl.handle.net/11536/3823 |
ISSN: | 0168-583X |
期刊: | NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS |
Volume: | 55 |
Issue: | 1-4 |
起始頁: | 216 |
結束頁: | 219 |
Appears in Collections: | Conferences Paper |