完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWU, CYen_US
dc.contributor.authorWU, TSen_US
dc.date.accessioned2014-12-08T15:05:17Z-
dc.date.available2014-12-08T15:05:17Z-
dc.date.issued1991-04-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://dx.doi.org/10.1016/0038-1101(91)90164-Ten_US
dc.identifier.urihttp://hdl.handle.net/11536/3824-
dc.description.abstractA new large-signal equivalent circuit with input and output current signals for a nonsaturated bipolar junction transistor has been developed. Based upon this equivalent circuit, physical timing models of direct-coupled transistor logic (DCTL) and nonthreshold logic (NTL) have been derived through a general modeling methodology. It is shown from extensive comparisons with SPICE simulation results that the models have a maximum error of 25% in single-stage delay calculation and 10% in multi-stage delay calculation. Experimental results on NTL ring oscillators also partly substantiate the developed current-domain large-signal equivalent circuit and physical timing models. Good accuracy, wide applicable ranges of device/circuit parameters and input waveforms, and less CPU time and memory consumption than full transient simulations make the physical timing models feasible in optimization and CAD of high-speed bipolar ICs.en_US
dc.language.isoen_USen_US
dc.titleNEW PHYSICAL TIMING MODELS OF BIPOLAR NONSATURATION LOGIC USING CURRENT DOMAIN ANALYSIS TECHNIQUEen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/0038-1101(91)90164-Ten_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume34en_US
dc.citation.issue4en_US
dc.citation.spage351en_US
dc.citation.epage365en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1991FD59600004-
dc.citation.woscount0-
顯示於類別:期刊論文