完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLi, Yimingen_US
dc.contributor.authorYu, Shao-Mingen_US
dc.date.accessioned2014-12-08T15:05:19Z-
dc.date.available2014-12-08T15:05:19Z-
dc.date.issued2007-11-01en_US
dc.identifier.issn0894-6507en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TSM.2007.907623en_US
dc.identifier.urihttp://hdl.handle.net/11536/3863-
dc.description.abstractIn this paper, a simulation-based optimization methodology for nanoscale complementary metal-oxide-semiconductor (CMOS) device fabrication is advanced. Fluctuation of electrical characteristics is simultaneously considered and minimized in the optimization procedure. Integration of device and process simulation is implemented to evaluate device performances, where the hybrid intelligent approach enables us to extract optimal recipes which are subject to targeted device specification. Production of CMOS devices now enters the technology node of 65 nm; therefore, random-dopant-induced characteristic fluctuation should be minimized when a set of fabrication parameters is suggested. Verification of the optimization methodology is tested and performed for the 65-nm CMOS device. Compared with realistic fabricated and measured data, this approach can achieve the device characteristics; e.g., for the explored 65-nm n-type MOS field effect transistor, the on-state current > 0.35 mA/mu m, the off-state current < 1.5e - 11 A/mu m, and the threshold voltage = 0.43 V. Meanwhile, it reduces the threshold voltage fluctuation (sigma(vth) similar to 0.017 V). This approach provides an alternative to accelerate the tuning of process parameters and benefits manufacturing of nanoscale CMOS devices.en_US
dc.language.isoen_USen_US
dc.subjectCharacteristics fluctuationen_US
dc.subjectcomplementary metal-oxide-semiconductor (CMOS) fabricationen_US
dc.subjectdevice simulationen_US
dc.subjectmodelingen_US
dc.subjectnanodevicesen_US
dc.subjectoptimizationen_US
dc.subjectprocess recipeen_US
dc.subjectprocess simulationen_US
dc.subjectsimulationen_US
dc.subjecttechnology computer-aided (TCAD) designen_US
dc.titleA coupled-simulation-and-optimization approach to nanodevice fabrication with minimization of electrical characteristics fluctuationen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1109/TSM.2007.907623en_US
dc.identifier.journalIEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURINGen_US
dc.citation.volume20en_US
dc.citation.issue4en_US
dc.citation.spage432en_US
dc.citation.epage438en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000250929200012-
顯示於類別:會議論文


文件中的檔案:

  1. 000250929200012.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。