完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 陳崴哲 | en_US |
dc.contributor.author | 陳昌居 | en_US |
dc.date.accessioned | 2014-12-12T01:19:26Z | - |
dc.date.available | 2014-12-12T01:19:26Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT009555633 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/39584 | - |
dc.description.abstract | GALS藉由非同步的溝通方式,在模組之間提供了一個可靠的溝通方式,因此GALS可被用在系統單晶片設計上。但是這種非同步的介面所造成的延遲可能會導致效能的減少,因為當溝通發生時,並不會有任何的產出。因此如何減少GALS介面的延遲是很重要的。 我們使用Verilog實作了一個更快,更小的可延伸時脈GALS介面,並且用TSMC 0.13μm 元件庫做合成。最後,新設計的面積與速度會與其他設計做比較。同時,我們可在模組與模組之間的資料傳輸路徑上多加一個先入先出的儲存元件,這可避免傳送端長時間等待的情形。這些方法減少了模組間溝通的時間,GALS系統的效能也因此獲得提升。 | zh_TW |
dc.description.abstract | GALS can be used in SoC design because GALS provide a reliable communication by asynchronous channel between different modules. The latency of GALS interface is a problem which could cause performance degradation because there is no throughput when the communication occurs. Thus how to reduce the latency of GALS interface is significant. A faster, smaller stretchable clock GALS interface is implemented with Verilog and synthesized with TSMC 0.13μm cell library. The area and speed of the new design are compared to other designs finally. Also a Muller-pipeline FIFO storage element can be added between the data transmission path to avoid long time waiting of sender. These schemes decrease the communication time of modules thus improve the performance of GALS system. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 非同步 | zh_TW |
dc.subject | 全域非同步 | zh_TW |
dc.subject | 區域同步 | zh_TW |
dc.subject | 介面 | zh_TW |
dc.subject | gals | en_US |
dc.subject | interface | en_US |
dc.title | 一個低延遲的全域非同步區域同步電路之界面 | zh_TW |
dc.title | A Low Latency Globally-Asynchronous Locally-Synchronous Interface | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 資訊科學與工程研究所 | zh_TW |
顯示於類別: | 畢業論文 |