完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳俊宇en_US
dc.contributor.authorJiunn-Yeu Chenen_US
dc.contributor.author楊武en_US
dc.contributor.authorWuu Yangen_US
dc.date.accessioned2014-12-12T01:19:38Z-
dc.date.available2014-12-12T01:19:38Z-
dc.date.issued2007en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009556542en_US
dc.identifier.urihttp://hdl.handle.net/11536/39639-
dc.description.abstract二進位碼的轉譯經常被用於將現有的程式移轉到新開發的指令集平台上。這篇論文裡將探討一個靜態二進位碼轉譯器,此轉譯器能將ARM指令集架構的二進位碼轉譯成類MIPS指令集架構的二進位碼,這個類MIPS指令集架構是專為嵌入式系統設計的新架構。此靜態轉譯器的功能包含基礎指令集架構轉換,以及以減少執行指令數為目標的最佳化。由於ARM指令集架構是一個條件式執行的指令集架構,在轉譯的過程中需要特別處理條件式執行的指令,也因此轉譯器對於條件式執行亦須提供最佳化。在經過各種對條件式執行的最佳化後,在我們用來評估效能的EEMBC程式集中,相對於被轉譯的ARM二進位碼,經由轉譯得到的二進位碼只需要額外執行35%的指令zh_TW
dc.description.abstractBinary translation is often used in migrating legacy binaries to new architecture-based platforms. This thesis describes a static binary translator which translates ARM binaries to a MIPS-like architecture designed for embedded systems. The static translator handles basic architecture translations and performs optimizations to minimize instruction overhead. The conditional execution feature in the ARM architecture requires special attention on binary translation and optimization. With several optimizations to minimize condition updates and checks, the translated code from ARM to our target architecture increases the instruction path length by only 35% on the EEMBC benchmark.en_US
dc.language.isoen_USen_US
dc.subject二進位轉譯zh_TW
dc.subject最佳化zh_TW
dc.subjectBinary Translationen_US
dc.subjectBinary Optimizationen_US
dc.subjectARMen_US
dc.titleARM指令集架構應用程式之靜態二進位轉譯及最佳化zh_TW
dc.titleOn Static Binary Translation and Optimization for ARM-based Applicationsen_US
dc.typeThesisen_US
dc.contributor.department網路工程研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 654201.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。