完整後設資料紀錄
DC 欄位語言
dc.contributor.author呂智宏en_US
dc.contributor.authorLu, Jhih-Hongen_US
dc.contributor.author周景揚en_US
dc.contributor.author黃俊達en_US
dc.contributor.authorJou, Jing-Yangen_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.date.accessioned2014-12-12T01:27:19Z-
dc.date.available2014-12-12T01:27:19Z-
dc.date.issued2008en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079611624en_US
dc.identifier.urihttp://hdl.handle.net/11536/41750-
dc.description.abstract在以查找表(Lookup table)為基礎的可程式邏輯陣列(FPGA)架構下,我們提出一個壓縮樹合成演算法(DOCT)。此演算法的主要目的是為了達到延遲最佳化。首先,在給定查找表的輸入限制之下,此演算法會先產生一組相對應的元素樣本集合,再藉著這些元素樣本,用整數線性規劃法(ILP)去合成出延遲最佳化的壓縮樹。並且在不失去延遲最佳化的特性下,更進一步用一套後製程序去降低壓縮數所需要的面積。在實驗部分,我們把結果跟另一個演算法(GPC)做比較。結果顯示,在現今的製程技術下,我們的延遲平均降低32%,而面積平均降低21%zh_TW
dc.description.abstractIn this thesis, we present a compressor tree synthesis algorithm, named DOCT, which guarantees the delay optimal implementation in lookup-table (LUT) based FPGAs. Given a targeted K-input LUT architecture, DOCT firstly derives a finite set of prime patterns as essential building blocks. Then, it shows that a delay optimal compressor tree can always be constructed by those derived prime patterns via integer linear programming (ILP). Without loss of delay optimality, a post-processing procedure is invoked to reduce the number of demanded LUTs for the generated compressor tree design. DOCT has been evaluated over a broad set of benchmark circuits. Compared to the previous heuristic approach, the experimental results show that DOCT reduces the depth of the compressor tree by 32%, and the number of LUTs by 21% on average based on the modern 6-input LUT-based FPGA architecture.en_US
dc.language.isoen_USen_US
dc.subject壓縮樹zh_TW
dc.subject延遲最佳化zh_TW
dc.subject合成zh_TW
dc.subject查找表式場域可程式化閘陣列zh_TW
dc.subject整數線性規劃法zh_TW
dc.subjectcompressor treeen_US
dc.subjectdelay optimalen_US
dc.subjectsynthesisen_US
dc.subjectLUT-based FPGAen_US
dc.subjectinteger linear programmingen_US
dc.title應用於查找表式場域可程式化閘陣列之壓縮樹延遲最佳化合成演算法zh_TW
dc.titleDelay Optimal Compressor Tree Synthesis for LUT-Based FPGAsen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 162401.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。