完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 謝武璋 | en_US |
dc.contributor.author | Hsieh, Wu-Chang | en_US |
dc.contributor.author | 陳福川 | en_US |
dc.contributor.author | Chen, Fu-Chuang | en_US |
dc.date.accessioned | 2014-12-12T01:27:51Z | - |
dc.date.available | 2014-12-12T01:27:51Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT079612616 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/41934 | - |
dc.description.abstract | 交換式電容積分器已經被廣泛的應用在積分三角轉換器的領域中,且由於積分器中電容不完全的充放電轉換特性(積分器充放電問題),使得此積分器充放電問題與其效能有著高度的相關性。因此,在現今已發表出之積分三角轉換器中,積分器充放電問題是一個很艱難且棘手的設計課題。而因為積分器充放電問題的高複雜性,相關的誤差和失真的解析模型實際上是不存在的。此篇論文的目地在於利用了非線性擬合方法和輸出端頻譜預測技術來探討單迴路積分三角轉換器的積分器充放電問題。經由上面的分析,我們可以獲得積分器充放電問題誤差和失真的封閉解,且此封閉解可以經由積分三角轉換器中的系統參數所組成的函式呈獻出來。我們同時利用了行為層的模擬以及電晶體層次的電路模擬來驗證此解析模型的正確與精確性。由上面的驗證結果顯示出此兩種模擬結果與我們的解析模型有著相當合適的一致性。 | zh_TW |
dc.description.abstract | Switch-capacitor (SC) integrators have been widely used in sigma-delta modulators ( Ms) and the performances of SC integrators depend highly on their incomplete charge-transfer (settling problem) behavior. Therefore, the settling problem is a crucial design concern in well-published switch-capacitor Ms. Due to the complexity of settling problem, analytic models for related noises and distortions are virtually non-existent. The aim of this paper attempts to explore the settling problems on single-loop Ms by employing nonlinear fitting methods and output spectrum prediction techniques. Closed forms of settling error and settling distortion models are acquired, and are represented as functions of modulator system parameters. Both behavior simulations and transistor-level-circuit simulations are employed to verify these analytical models. The results of above validation showed an appropriate level of consistence between the two simulations and our analytical models. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 積分三角轉換器 | zh_TW |
dc.subject | 積分充放電雜訊 | zh_TW |
dc.subject | 積分充放電失真 | zh_TW |
dc.subject | Sigma-delta modulator | en_US |
dc.subject | Settling noise | en_US |
dc.subject | Settling distortion | en_US |
dc.title | 模組化在單迴路積分三角類比數位轉換器中積分器充放電雜訊與諧波失真模型 | zh_TW |
dc.title | Modeling Settling Noises and Distortions for Single-Loop Sigma-Delta Modulators | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
顯示於類別: | 畢業論文 |