標題: | Analytical Settling Noise Models of Single-Loop Sigma-Delta ADCs |
作者: | Chen, Fu-Chuang Huang, Chun-Chieh 電控工程研究所 Institute of Electrical and Control Engineering |
關鍵字: | Settling noise;switched capacitor (SC);sigma-delta (Sigma Delta) modulation |
公開日期: | 1-十月-2009 |
摘要: | Switched-capacitor integrators are the basic building components for sigma-delta (Sigma Delta) modulators, and their incomplete charge transfer (settling problem) constitutes one of the dominant error sources in Sigma Delta modulators. Due to the complexity of the settling problem, analytic models for related noises are nonexistent. In this brief, closed forms of settling error models are obtained and represented as functions of Sigma Delta modulator system parameters. Both behavioral simulations and transistor-level circuit simulations are employed to verify these analytical models, and the results show that our analytical models are sufficiently accurate. |
URI: | http://dx.doi.org/10.1109/TCSII.2009.2027949 http://hdl.handle.net/11536/6636 |
ISSN: | 1549-7747 |
DOI: | 10.1109/TCSII.2009.2027949 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS |
Volume: | 56 |
Issue: | 10 |
起始頁: | 753 |
結束頁: | 757 |
顯示於類別: | 期刊論文 |