标题: | 奈米金氧半电晶体布局对高频特性与杂讯之影响以及低功耗超宽频低杂讯放大器之设计应用 Nanoscale MOSFET Layout Effect on High Frequency Characteristics and Noise and the Applications in Low Power UWB Low Noise Amplifier Design |
作者: | 张智翔 Chang, Chih-Shiang 郭治群 Guo, Jyh-Chyurn 电子研究所 |
关键字: | 奈米;金氧半电晶体;布局;高频杂讯;低功耗;超宽频;低杂讯放大器;Nanoscale;MOSFET;Layout;Frequency Noise;Low Power;UWB;Low Noise Amplifier |
公开日期: | 2010 |
摘要: | 本论文主要着重于奈米金氧半电晶体布局相关性之高频特性及高频杂讯,探讨的制程为65奈米及45奈米制程技术。最终之目的是为低功耗,宽频宽且低杂讯的射频电路设计决定出有用的方针。论文中有兴趣的杂讯种类主要是射频及类比电路设计相关,包含低频率频段之随机电报杂讯(RTN)和高频率频段之热杂讯。关于随机电报杂讯之研究,使用伴随足够小面积之45奈米SiC施压n型金氧半电晶体,且提出一个二阶阱模型以合理解释实验数据。至于高频杂讯,基于散射参数及杂讯量测考量,设计复闸极金氧半电晶体射频测试结构,同时此结构也适用为了得到元件高频特性所于之de-embedding结构。布局相关效应,如STI压迫导致之ueff变化,TCR导致之dW,闸极电阻(Rg)变化,和寄生闸极电容皆由各种电性特征来作探究。上述所提到的元件参数效应作延伸讨论其对高频元件特性的影响,如fT和fMAX,以及在低频率频段和高频率频段之杂讯参数。对宽频宽,低功耗,低杂讯之射频电路设计而言,瞭解布局相关的作用可作为布局效应最作化之引导。最后,布局引导之复闸极数金氧半电晶体设计被应用于设计一个低功耗,超宽频(UWB)低杂讯放大器。65奈米制程中,fT和fmax大于100GHz的复闸极n型金氧半电晶体研究使得放大器设计上得到益处,且此放大器应用顺向基极偏压方案以协在可接受的增益和杂讯下,实现低偏压电压及低功耗设计。 This thesis is focusing on the layout dependence of high frequency characteristics and noise in nanoscale MOSFETs using 65 nm and 45 nm CMOS technologies. The ultimate goal is a useful guideline for low power, broadband, and low noise RF circuit design. The noises of major interest in this thesis, for RF and analog circuits design involve random telegraph noise (RTN) at lower frequencies and thermal noise at higher frequencies. An investigation on RTN was performed on 45 nm SiC strained nMOS with sufficiently small area and two level trapping model was proposed to fit the experimental. As for high frequency noise, multi-finger MOSFETs were designed in RF test structure for S-parameters and noise parameters measurement, and required deembedding for high frequency characterization. Layout dependent effects such as STI stress introduced □eff variation, TCR induced □W, gate resistances (Rg), and parasitic gate capacitances have been explored through an extensive characterization. The mentioned effects on device parameters have extended impact on high frequency performance parameters like fT and fMAX, and noise parameters in both low frequency and high frequency domains. The understanding of layout dependent mechanisms can guide layout optimization in RF circuit design for wideband, low power, and low noise. To the end, the layout guideline of multi-finger MOSFETs was applied to the design of a low power ultra-wide band (UWB) low noise amplifier (LNA). The super-100 GHz fT and fMAX offered by 65 nm CMOS technology to multi-finger nMOS can benefit UWB design and the implementation of forward body biases scheme can help realize low voltage and low power design with acceptable gain and noise. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT079711538 http://hdl.handle.net/11536/44239 |
显示于类别: | Thesis |