完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 張華罡 | en_US |
dc.contributor.author | 陳明哲 | en_US |
dc.date.accessioned | 2014-12-12T01:37:17Z | - |
dc.date.available | 2014-12-12T01:37:17Z | - |
dc.date.issued | 2010 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT079711557 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/44258 | - |
dc.description.abstract | 因為高介電值絕緣層可以達到抑制閘極漏電流的目的,所以傳統的閘極氧化介電層正逐漸被高介電值絕緣層所取代。雖然高介電值絕緣層的電性特性已經被發表過了,但是高介電值絕緣層的物理基礎模型還沒有被完全的研究透徹。 在此論文中,建立一個針對n型金氧半電晶體的高介電值絕緣層電子穿隧模型。針對高介電值絕緣層穿隧電流的機制將會逐步地一一介紹。首先我們用複矽晶閘極單氧化層的簡易結構來解釋其操作原理。這個原理包含四個關鍵的參數:反轉層的電荷密度,電子對於氧化層/矽介面的撞擊頻率,WKB的傳輸機率,以及反射波的修正因子。 接著,將只有一層的閘極絕緣層模型擴展到適用於高介電值絕緣層的二層結構。對於電子穿隧模型變數的影響將會詳細地分析。並且在對於高介電值絕緣層穿隧電流的模擬及量測上得到卓越的符合。重要的是,穿隧變數以及能帶圖能夠相應的得到,這可以更加地了解電子在高介電值絕緣層中的閘極穿隧機制。 | zh_TW |
dc.description.abstract | Because the high-K stacks could achieve the target in suppressing the gate leakage current, conventional SiO2 gate dielectrics is being gradually replaced by high-K materials. Although electrical characteristics have been demonstrated for high-K stacks, a physically based model of tunneling currents through high-K stacks has not been thoroughly investigated. In this thesis, an electron tunneling model of high-K stacks will be constructed for nMOSFETs. The mechanisms responsible for the tunneling current will be introduced step by step. First, we explain the operational principle in a simplified framework of one oxide layer with poly gate. This principle comprises four key physical parameters: the inversion layer charge density, the electron impact frequency on SiO2/Si interface, the WKB transmission probability, and the reflection correction factor. Then, the structure to treat the case of only one gate dielectric layer model is augmented to that of a two-layer high-K stacks. The impact of the model parameters on the electron tunneling is analyzed in detail. Excellent agreements between simulated and measured tunneling currents are achieved. Importantly, the tunneling parameters and energy band diagrams are obtained accordingly, leading to a better understanding of the tunneling mechanism of electrons in high-K gate stacks. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 閘極高介電值絕緣層 | zh_TW |
dc.subject | 電子直接穿隧電流 | zh_TW |
dc.subject | 反轉層電荷 | zh_TW |
dc.subject | 撞擊頻率 | zh_TW |
dc.subject | 傳輸機率 | zh_TW |
dc.subject | 能階能量 | zh_TW |
dc.subject | High-K Gate Stacks | en_US |
dc.subject | Electron direct tunneling current | en_US |
dc.subject | Inversion Layer Charge | en_US |
dc.subject | Impact Frequency | en_US |
dc.subject | Transmission Probability | en_US |
dc.subject | Subband energy | en_US |
dc.title | 閘極高介電值絕緣層穿隧電流的模擬 | zh_TW |
dc.title | Modeling of Tunneling Currents in High-K Gate Stacks | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |