標題: The role of a resist during O-2 plasma ashing and its impact on the reliability evaluation of ultrathin gate oxides
作者: Chien, CH
Chang, CY
Lin, HC
Chang, TF
Hsien, SK
Tseng, HC
Chiou, SG
Huang, TY
交大名義發表
奈米中心
National Chiao Tung University
Nano Facility Center
關鍵字: resist;ashing;overlayer;overashing;degradation
公開日期: 1-Jul-1997
摘要: Resists are regarded as protective layers for underlying devices during plasma ashing. In previous studies, resists were deliberately removed by a wet etching process prior to plasma exposure in an effort to achieve significant device degradation. In this paper we report that, contrary to conventional belief, devices with a resist overlayer actually suffer from more severe degradation than those without a resist covering. This resist-enhanced degradation effect, although not observed for devices with a thick gate oxide of 8 nm, becomes significant as the oxide thickness is scaled down below 6 nm. The most severe device degradation is found to be located at the center of the wafer and is found to increase with increasing antenna area ratio. Damage is also found to occur not during the overashing period, but primarily during the initial ashing stage when the resist is still on the electrodes. Using a combination of a simple equivalent capacitor circuit model and the self-adjustment behavior of potential between the wafer surface and substrate, good correlation with the experimental results is obtained.
URI: http://dx.doi.org/10.1143/JJAP.36.4866
http://hdl.handle.net/11536/480
ISSN: 0021-4922
DOI: 10.1143/JJAP.36.4866
期刊: JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS
Volume: 36
Issue: 7B
起始頁: 4866
結束頁: 4873
Appears in Collections:Conferences Paper


Files in This Item:

  1. A1997XR22400061.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.